| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal |                                                                                                                                                                                                                                                                                                | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.                                                                                              | it is reasonable to<br>assume that a first-tier<br>manufacturer would run<br>only 20 million units of<br>a product iteration<br>(Geilhufe, Tr.<br>9562:10-9563:4;<br>9725:1-9726:23)                                                                                                           | <ul> <li>Geilhufe Report at 10. ("The cost estimates in Tables 1-4 below are my best estimates based on my 30 years of integrated circuit manufacturing experience and are based on a mature product generation at a volume of 20,000,000 units per product produced by a leading manufacturer.")</li> <li>Geilhufe Depo. At 72:13-16 ("Q You are talking about a mature product generation at a volume of 20 million units per product produced by a leading manufacturer.")</li> <li>Geilhufe Depo. at 75:2-6 ("Q. Why did you use the number 20 million bits per product? A. I was trying to estimate what volume a top-tier manufacturer at this stage in production would be outputting. It's a best estimate that I took.")</li> </ul>             |
| 2.                                                                                              | use of fixed CAS<br>latency parts is difficult<br>and costly because (a)<br>based on all options<br>contained in the JEDEC<br>standard as adopted<br>(and not on industry<br>usage or practice), 3<br>separate parts would be<br>required (Geilhufe, Tr.<br>9578:10-23, Tr.<br>9682:20-9683:2) | <ul> <li>Geilhufe Report at 11 (first column of table relating to the fixed CAS latency alternative shows that Geilhufe was basing his cost estimates on three separate parts)</li> <li>Geilhufe Depo. at 122:7-17 ("Q. Now, you concluded in this table, first column under Inventory, that there would be three parts A. Right Q. What did you base your conclusion on that there would be three parts manufactured? A. The JEDEC spec provides for the option for three parts.")</li> </ul>                                                                                                                                                                                                                                                           |
| (b)                                                                                             | it would cost<br>approximately<br>\$100,000 more than<br>programmable CAS<br>latency in design costs<br>(Geilhufe, Tr.<br>9575:9-21)                                                                                                                                                           | Geilhufe Report at 11 (first column of table relating to the fixed CAS latency alternative shows that Geilhufe was estimating approximately \$100,000 more in design costs)<br>Geilhufe Depo. at 80:25 – 81:21 ("Q When I look at the cells relating to the product design cost element, it says add, and that squiggly line in front of the dollar sign, does that mean approximate? A. It is approximate. Q. Add approximately \$100,000 per CAS latency part. Is that an accurate reading of the sentence? A. That's accurate. Q. Does that mean this cell - sorry. Does that mean that the design, the product design for the fixed CAS latency part is \$100,000 more than it would cost to design an SDRAM that had programmable CAS latency using |

## EXHIBIT A

| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal |                                                                                                                   | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                 |                                                                                                                   | the mode register, or does that refer to the cost of the product<br>design itself? A. Good question. First your example has very<br>little design effort per se. It just has the effort related to a<br>simulation being able to create the tools. Given that for fixed<br>CAS latency you now have more than one product, each product<br>has to have its own photo tools. So to do each one of those<br>products in my estimation is about 100,000, given that I have a<br>baseline and I have a product that's done.")                                                                                                                                                                                                                                                                                                                                                                     |
| (c)                                                                                             | it would require<br>assumptions about the<br>speed grade of the parts<br>(Soderman, Tr.<br>9347:8-9348:11)        | Soderman Report at 24 ("Moreover, manufacturing a number of different fixed latency parts would have a significant impact on yield, a key consideration for DRAM manufacturers As noted above, different DRAMs from the same wafer will have different speed ratings, and the ratings cannot be accurately determined until the part is packaged and tested. Some of the DRAMs in question will not be fast enough to operate with a latency of only 2 at the contemplated bus speed.")                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                 |                                                                                                                   | Soderman Depo. at 146:10-25 ("Q. What do you mean by<br>"significant guesswork"? A. In other words, if you fixed the<br>latency when you were manufacturing the die; in other words,<br>you have no idea what the performance of that part is going to<br>be; in other words, the performance of that particular die,<br>because you can't measure it in the die form, you have to<br>package it, but you had to fix the latency at that point, much like<br>whatever technique you're using to fix it, much like maybe if<br>you wanted to use lasers or whatever, if you fixed it at that<br>point, you're never quite sure whether the parts are fast or slow.<br>You're making an educated guess. And that is not something a<br>very efficient and cost-competitive industry can afford. There is<br>no guesswork in DRAM manufacturing. It's really a fine-tuned<br>art, engineering.") |
| (d)                                                                                             | it would interfere with a<br>manufacturer's ability<br>to speed grade parts<br>(Soderman, Tr,<br>9348:12-9349:15) | Soderman Report at 24-25. ("Moreover, manufacturing a<br>number of fixed latency parts will lead to a loss of much of the<br>price premium that manufacturers currently obtain from sales of<br>faster DRAMs. Currently DRAM manufacturers sort each<br>product into 2-3 speed-grade bins (after packaging and testing)<br>depending on their performance and then distribute them at<br>different prices. The faster performance products command a<br>premium price that can be as much as 50% [Denali 2002] higher<br>than slower parts. Under Professor Jacob's alternative,                                                                                                                                                                                                                                                                                                              |

| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal |                                                                                                                                                                                                                                                                   | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                 |                                                                                                                                                                                                                                                                   | however, in order to maintain acceptable yields for a wafer<br>many of the fastest parts that currently command premium<br>prices would have to be fixed with a latency value that would<br>result in the full performance capability of the part not being<br>realized and, consequently, could no longer be sold at a<br>premium price.")                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| (e)                                                                                             | it would add expense<br>due to decreased die<br>yield (Geilhufe, Tr.<br>9577:1-9578:9)                                                                                                                                                                            | Geilhufe Report at 11 (first column of table relating to the fixed CAS latency alternative shows that Geilhufe was estimating an additional expense of approximately \$.03 per unit due to decreased die yield)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3.                                                                                              | use of fixed burst length<br>parts is difficult and<br>costly because (a) based<br>on all options in the<br>JEDEC standard as<br>adopted (and not on<br>industry usage or<br>practice), it would<br>require 4 separate parts<br>(Geilhufe, Tr.<br>9594:25-9595:3) | Geilhufe Depo. at 154:20 – 155:11 ("THE WITNESS: I needed<br>to refresh my memory with a JEDEC spec. I have the JEDEC<br>spec in front of me. And the JEDEC spec calls for four<br>SDRAM burst lengths and four 3 DDR DRAM burst lengths.<br>Q. So where did the six parts for the fixed burst length column<br>come from? A. I would have to look at my notes if I have that.<br>My first answer is the number very likely came from the burst<br>length and burst type combination, but I can't be certain right<br>now. So I think a better approach is to assume not assume but<br>to change the report to four burst length elements or parts at this<br>time and change as you can tell, I used roughly one cent of<br>inventory cost per two part types within and I would amend<br>the inventory cost to three cents as opposed to four cents to<br>make sure the analysis stays reasonably consistent.") |
| (b)                                                                                             | it would involve extra<br>photo tool costs of<br>\$50,000                                                                                                                                                                                                         | Geilhufe Report at 12 (first column of table relating to the fixed<br>burst length alternative shows that Geilhufe was estimating<br>approximately \$50,000 in extra photo tool costs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ( c)                                                                                            | it would cost<br>approximately<br>\$100,000 more than<br>programmable burst<br>length in design costs<br>(Geilhufe, Tr.<br>9594:5-12)                                                                                                                             | Geilhufe Report at 12 (first column of table relating to the fixed<br>burst length alternative shows that Geilhufe was estimating<br>approximately \$100,000 in extra design costs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal |                                                                                                                                                                                                                                                | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.                                                                                              | based on all options in<br>the JEDEC standard as<br>adopted (and not on<br>industry usage or<br>practice), use of both<br>fixed CAS latency and<br>fixed burst length<br>would require 12-15<br>separate parts<br>(Geilhufe, Tr.<br>9601:7-16) | Geilhufe Report at 15 ("JEDEC Standard 21-C specifies three<br>different CAS Latency values for the SDR SDRAM, and five<br>different values for the DDR SDRAM. Four different Burst<br>Length values are specified for the SDR SDRAM and three<br>different Burst Length values are specified for the DDR<br>SDRAM. To fulfill the JEDEC Standard with fixed CL and<br>B.L. products could require 12 or more different SDR DRAM<br>products and 15 or more different DDR DRAM products for<br>each current product – a major increase in manufacturing<br>complexity, in inventory management, in distribution channel<br>complexity, and in systems manufacturing complexity.")<br>Geilhufe Depo. at 152:9-21 ("Q. So I understand, I had asked<br>you if you made a determination of the number of DRAM<br>products that would be manufactured if JEDEC went to a fixed<br>CAS latency and fixed burst length structure. As I understand it,<br>you said you did. What was that determination based on?<br>A. It was based on the JEDEC specification? A. No, it<br>was based on the JEDEC specification.") |
| 5.                                                                                              | use of fixed CAS<br>latency would not<br>permit the mode<br>register to be removed<br>from the DRAM<br>(Geilhufe, Tr.<br>9736:24-9737:19)                                                                                                      | Geilhufe Depo. at 152:2-4 ("The mode register, in addition to CAS latency and burst length, has another element called burst type")                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6.                                                                                              | (a) electrically blown<br>fuses and anti-fuses are<br>not reliable (Soderman,<br>Tr. 9356:18-9357:2)                                                                                                                                           | Soderman Depo. at 149:18 – 150:6 ("Q. Are you saying it's no<br>longer technically feasible to use electrically-fused DRAMs?<br>A. It depends on what type you are talking about. If you're<br>talking about an anti-fuse, everything is possible. The question<br>is what is economically profitable. And that's what drives the<br>DRAM industry. The anti-fuse technology does not have the<br>same reliability as required for the DRAMs. They use it for<br>programmable logic. And there is some percentage of those that<br>we'll call regrade; in other words, have a defect either change<br>with time or just don't get programmed correctly initially. So it's<br>not a the electrically-programmed anti-fuse is not 100 percent                                                                                                                                                                                                                                                                                                                                                                    |

| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal |                                                                                                                                                                                                      | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                 |                                                                                                                                                                                                      | reliability like a laser fuse would be.")<br>Geilhufe Depo. at 86:13-23 ("Q. What would be the cost of<br>adding that module? A. The anti fuse? Q. Yes. A. It would<br>be totally unrealistic. Anti fuse is so unreliable that you could<br>not use it for this application. Q. Why do you say that? A.<br>Actel, an anti-fuse company, they guaranteed 95 percent of their<br>product to work then they ship it to you. Can you imagine a<br>DRAM manufacturer saying I'm shipping you parts and 95 of<br>them are not working?")                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| (b)                                                                                             | based on a survey of<br>"maybe 50" out of<br>"hundreds" of data<br>sheets, only about 2 out<br>of 50 SDRAMs appear<br>to incorporate<br>electrically blown fuses<br>(Soderman, Tr.<br>9357:3-9358:1) | Soderman Report at 27 ("While it is true that there are other<br>types of fuses that could be employed post-packaging, these fuse<br>technologies are not in common use in DRAM manufacturing<br>")<br>Soderman Depo. at 152:18-23 ("Q. So you're not aware of any<br>company that does incorporate electrically-blown fuses in<br>commodity products at this time? A. I have heard that Micron<br>and some others did it for a while but, you know, it did not catch<br>on with other companies.")                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| (c)                                                                                             | anti-fuse technology is<br>not generally available<br>in DRAMs (Geilhufe,<br>Tr. 9582:20-9583:19;<br>Tr. 9732:11-9734:21)                                                                            | Geilhufe Report at 15-16 ("The most common technology is to<br>laser vaporize conductor links at Wafer Sort (electrical test of<br>the die on the wafer) Alternative fuse technologies that<br>would offer programming after Wafer Sort and possibly by the<br>Systems manufacturer are not compatible with DRAM wafer<br>manufacturing processes of the mid 1990's.")<br>Geilhufe Depo. at 124:9-24, 127:8-14 ("THE WITNESS: We<br>looked at anti-fuse, I looked at nonvolatile fuses of all kinds,<br>even considered silicon fuses Q. You say they are not<br>compatible with DRAM wafer manufacturing processes in the<br>mid 1990s, is that accurate, is that what you said? A. That's<br>correct. Q. What's the basis for that? A. As we discussed<br>before, these alternative fuse technologies require process<br>modules that did not exist or do not exist in the DRAM<br>manufacturing process Q. Okay. And your understanding<br>that it does not exist in the DRAM process is based on what?<br>A. It's based on my understanding, my experience of the<br>DRAM processes that were active in that time period. Q. In<br>1991 to 1996? A. Up to 2000, roughly.") |

| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal |                                                                                                                                                                                                                                                                                                  | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (d)                                                                                             | the use of laser blown<br>fuses would lead to<br>reduced yield due to<br>speed distribution<br>(Geilhufe, Tr.<br>9585:21-9586:9)                                                                                                                                                                 | Geilhufe Report at 11 (third column of table relating to the alternative of programming CAS latency using fuses shows that Geilhufe estimated that there would be reduced yield due to speed distribution, leading to an additional cost of \$.03 cents per unit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                                                                                                                                                                                                                                                          | Geilhufe Depo. at 131:24 -132:18 (Q. The next column the<br>next element I would like to talk about is the final test and good<br>unit yield for programming CAS latency with a fuse. A. Yes.<br>Q. Now, you note in here your belief that it would lead to a<br>reduced yield due to speed distribution, and that you were<br>adding three cents per unit, approximately? A. Approximately.<br>Q. Why do you believe that? A. As we discussed earlier,<br>manufacturing process results in a distribution of speed, and<br>fixed CAS latency has the potential of not using the entire speed<br>range that the process turns out. And, therefore, has, if you will,<br>potentially fewer good parts, certainly for the fast parts. Q. Is it<br>an assumption of this column and by "this column" I mean the<br>programming CAS latency with fuse column that the fuses are<br>being burned by a laser prior to packaging? A. Absolutely.") |
| 7.                                                                                              | (a) based on the number<br>of bits provided for in<br>the JEDEC standard as<br>adopted (and not on<br>industry usage or<br>practice), setting CAS<br>latency and burst length<br>via pins each would<br>require three bits of<br>information (Geilhufe,<br>Tr. 9589:22-9590:6;<br>9599:8-9600:1) | This follows logically from the undisputed fact that there are<br>three bits corresponding to CAS latency and three bits<br>corresponding to burst length in the mode register described in<br>the JEDEC SDRAM standard.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| (b)                                                                                             | it would be necessary to<br>add pins (Geilhufe, Tr.<br>9724:16-21;9741:8-974<br>2:1; Soderman, Tr.<br>9362:12-9363:3)                                                                                                                                                                            | Geilhufe Depo. at 135:22 – 136:22 ("Q. Is there an assumption<br>there that there would be an additional pin required for this<br>alternative? A. I just realized it's a mistake. It should be two<br>cents. You can't add one pin Q. Okay. A in a package,<br>you have to add them in pairs so you add pairs Q. What is<br>your understanding that additional pins would be required to<br>implement this alternative based on? A. It's the definition of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                 | Professor Jacob's report. He suggested that you add a pin<br>possibly to provide voltages with the CAS latency information.<br>In other words, you are programming the DRAM with an<br>additional pin.")                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                 | Soderman Report at 30 ("To allow for several latency values without using multiple voltage levels on a pin, would require the addition of two or three pins to the DRAM.")                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                 | Soderman Depo. at 140:14 – 141:12, 143:6-13 (Q. Let me direct your attention to paragraph 63, first sentence, The first implementation proposed by Professor Jacob would be expensive to implement because of the necessity of adding pins. What is your basis for the conclusion that it's necessary to add pins? A. If you look at the package options that are available, and we're talking about the common packages at the time were frequently 54 pin TSOP, there were not a lot of extra pins, the pins in which configuration you have chosen there. If you have a by four, there are a couple of extra pins; if you have it by eight, there are fewer. If you have it by 16, I think there's one. Obviously it would not work if you're trying to encode all of this information with one pin. Q. Okay. But even with a by 16 there is one no-connect pin; isn't that right? A. A no-connect pin means that JEDEC has not specified the function. It does not mean it's not connected to something. It just means that JEDEC has not defined it. Q. Okay. A. It could be used in testing. So you're not necessarily free to go and use it for something else A. Actually, some of these parts come in a 32-bit output where there are no extra pins. They've used them all. So it depends on which flavor of the number of the organization of the array, by four, eight, 10, 16, 32, and we're talking about the 16 does not leave many left, there's either one or two that are not defined.") |

| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal |                                                                                                                                                            | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8.                                                                                              | running a single edge<br>clock at a higher<br>frequency (a) would<br>cause significant clock<br>distribution problems<br>(Soderman, Tr.<br>9393:20-9394:8) | Soderman Report at 42 ("The tolerance margins on the very critical circuits required to buffer and amplify this [higher frequency] clock signal then would be substantially reduced")<br>Geilhufe Report at 18 ("To maintain signal and timing integrity at double clock frequencies an on-DIMM clock chip may be needed.")                                                                                                                                                                                                                                                                                                                                                                                                   |
| (b)                                                                                             | would require<br>on-DIMM clock<br>circuitry and possibly<br>an on-DIMM<br>PLL/DLL, which would<br>cost \$3.80 (Geilhufe,<br>Tr. 9609:17-9610:5)            | Geilhufe Report at 13 (fifth column of table relating to the alternative of running a single edge clock at double frequency indicates that an on-DIMM clock would be required and would cost approximately \$3.80)<br>Geilhufe Depo. at 193:18 – 194:1 ("Q. Why do you believe an on-DIMM clock is required in this alternative? A. I believe to accurately position the clocks, the positive edges of the clocks and have usable clock signals, that is not disappearing clock signals, the positioning of the edges has to be more accurate. And that requires then some form of synchronization, whether it's a DLL or PLL or something.")                                                                                 |
| 9.                                                                                              | moving the DLL to the<br>module would cost<br>\$3.80 for the DLL<br>(Geilhufe, Tr.<br>9613:13-25)                                                          | Geilhufe Report at 14 (fourth column of table relating to the alternative of moving the DLL to the module indicates that the cost would be approximately \$3.80 for the DLL)<br>Geilhufe Report at 19 ("From a cost point of view, removing the DLL from chip lowers the chip cost by about \$.03 while it increases the DIMM cost by more than \$3.80.")<br>Geilhufe Depo. at 211:6-13 ("Q. What is your understanding of this alternative that you base your analysis on? A. Literally removing the DLL circuit from the DRAM and putting a DLL chip on the DIMM. Q. Okay. And the DLL on the DIMM you have listed under board complexity for this column and you say that it will cost \$3.80 approximately? A. Correct.") |

| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal |                                                                                                                                                     | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10.                                                                                             | SLDRAM was unable<br>to design a high speed<br>DRAM using Vernier<br>circuitry, without an<br>on-chip DLL<br>(Soderman, Tr.<br>9412:22-9415:9)      | Soderman Report at 51 ("The inadequacy of the vernier<br>alternative to on-chip DLL is illustrated by the failed efforts of a<br>group of DRAM manufacturers to develop a DRAM without on-<br>chip DLL In order to account for differences in the timing<br>of various SLDRAMs in the system, the SyncLink design<br>provided a vernier circuit on the controller that would analyze<br>the timing difference and insert a programmable delay for data<br>received from each SLDRAM Apparently, SyncLink<br>determined that forgoing an on-chip DLL was not a workable<br>solution. Ultimately, when an SLDRAM test chip was built, it<br>incorporated an on-chip DLL.")     |
| 11.                                                                                             | because the proposed<br>alternatives didn't<br>include circuit designs,<br>they were poorly<br>thought out (Geilhufe,<br>Tr. 9673:17-9674:5)        | Geilhufe Depo. at 206:16-24 (Vernier alternative): "Again, the description was inadequate for me to do a very clear analysis I don't know what specifically Professor Jacobs had proposed. Certainly there were no block diagrams or schematics.")<br>Geilhufe Depo. at 232:25 – 233:7 ("THE WITNESS: The analysis of the alternatives is totally inadequate for a let's say if my design manager came to me in my general management role with these alternatives and said decide one, I would say go take another five engineers and go to work and do a better job and find serious alternatives analyzing carefully and give me the pros and cons of each one of them.") |
| 12.                                                                                             | DDR II (a) expands the<br>use of programmable<br>CAS latency<br>(Soderman, Tr.<br>9351:7-9353:3)                                                    | Soderman Report at 23. ("The current proposal for the next generation 'DDR II' standard includes programmable latency values of 2, 4 5 and 6 (optional) plus a programmable additive latency of 0, 1, 2, 3, and 4, resulting in 8 possible read latency values")                                                                                                                                                                                                                                                                                                                                                                                                             |
| (b)                                                                                             | initially planned to use<br>a single burst length,<br>but subsequently<br>reverted to<br>programmable burst<br>length (Soderman, Tr.<br>9369:12-23) | Soderman Report at 32 ("The JEDEC JC-42 Memory committee<br>initially proposed fixing the burst length at 4 for the DDR2<br>specification, but now intend to provide the variable burst<br>length feature with burst lengths of 4 or 8.")                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Complaint Counsel's<br>Proposed List Of Rambus<br>Expert Testimony To Be<br>Covered In Rebuttal                                      | Pages In Rambus Expert Reports And Depositions Where<br>Issues Were Addressed                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>(c) limits the use of the burst terminate command because of timing difficulties (Soderman, Tr. 9376:19-9377:20)</li> </ul> | Soderman Report at 34. ("The JEDEC JC-42 Memory<br>committee is proposing to remove the burst stop command for<br>the DDR2 specification because the timing is difficult to<br>control.") |